I'm trying to use a ANTAP281M5IB module with an AVR processor SPI interface. From the ANT interfacing document I've been trying to implement the synchronous reset, I've attached a pdf of a timing diagram showing precisely what I'm doing. After asserting the /SRDY and /SMSGRDY as shown I expected the SEN line to be high and then go low. My interpretation was that I should then reset /SRDY. In fact what happens is that /SEN is low after power up and goes high on the rising edge of /SRDY as I've sketched in the second pdf and stays high.
I wondered if I had misinterpreted the sequence so I tried to start a transfer sequence by asserting /SMSGRDY and pulsing /SRDY but /SEN remains high.
I'm rather in the dark about what the actual timing of any of these signal should be other than the actual reset period being >250 us.
I'm obviously doing something wrong and some help would be very much appreciated.
[file name=ANT_observed_reset_timing.pdf size=16288]
http://www.thisisant.com/images/fbfiles/files/ANT_observed_reset_timing.pdf[/file]